## **PRODUCT BRIEF**



## Intel® Ethernet Multi-host Controller FM10000 Family

Flexible 1, 2.5, 10, 25, 40, 100Gb Ethernet Ports

The Intel® FM10000 family combines industry proven Intel® Ethernet controller technology with advanced switch resources in a multi-host controller device that is an ideal solution for high-density rack scale server platforms and high-performance communications infrastructure applications. The FM10000 family supports enhanced features critical for today's need in high performance server environments: flexible high-bandwidth interfaces, low latency, advanced frame processing, and the ability to support a variety of network virtualization overlays (NVOs) through the use of integrated tunneling engines. The FM10000 family supports 1GbE, 2.5GbE, 10GbE, and 25GbE ports and the ability to group four lanes as 40GbE or 100GbE ports. The integrated Ethernet controllers can be configured as four 50Gbps or eight 25Gbps host interfaces, providing high-bandwidth connectivity into the attached Ethernet network.

## FM10000 Family provides flexible interconnect to high-performance servers

Large scale data centers are now hosting both public and private clouds. These installations treat the server rack as the basic building block utilizing new rack scale architectures.

Traditional racks connect all servers through a top of rack (ToR) switch, requiring separate network adapter cards and cabling for each server sled. As shown in the Figure 3, the FM10000 family can aggregate traffic across multiple server sleds while providing flexible, high-bandwidth interconnect to the ToR switch, or between server shelves using ring or mesh topologies depending on the workload requirements. By aggregating server traffic, both cable count and ToR switch port count can be reduced within the server rack.

The FM10000 family can support up to 200Gbps of PCI Express\* (PCIe) bandwidth while providing efficient load balancing across up to 8 PCIe interfaces to Intel® Xeon® processors. This level of integration reduces cost and improves performance in network appliance and Network Function Virtualization (NFV) applications.

In single host applications as shown in Figure 3, the FM10000 family can be used in 25GbE or 100GbE adapter cards which provide high bandwidth interfaces along with advanced Data Plane Development Kit (DPDK) acceleration enhancements to improve the performance of network functions while freeing up processor resources.



Figure 1. FM10000 family block diagram.



Figure 2. Multi-host Modular Server Platform.



Figure 3. 100GbE Single Host SDI Adapter.

The vSwitches which interconnect the network functions on these NFV hosts are consuming more processor resources to support applications such as L3 routing, header field matching, network service chain tunneling, QoS and policy enforcement. The FM10000 family can accelerate many of these vSwitch function in hardware, freeing up processor cores and effectively reducing costs.

| FEATURE                                                                                                                                                                                                                            | BENEFIT                                                                                                                                                              |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| MULTI-HOST INTERFACES                                                                                                                                                                                                              |                                                                                                                                                                      |  |
| <ul> <li>Up to four 50Gbps 8-lane PCIe* v. 3.0</li> <li>Up to eight 25Gbps 4-lane PCIe v. 3.0</li> <li>64 VFs, 256 queues per interface</li> <li>1000nS host-network latency</li> </ul>                                            | High-bandwidth processor interfaces     Eliminates multiple controllers     Traffic aggregation reduces cabling                                                      |  |
| ETHERNET PORT FLEXIBILITY                                                                                                                                                                                                          |                                                                                                                                                                      |  |
| <ul> <li>Up to 36 1GbE, 2.5GbE, 10GbE ports</li> <li>Up to 24 25GbE ports</li> <li>Up to 9 40GbE ports (4x 100G)</li> <li>Up to 6 100GbE ports (4x 25G)</li> <li>300nS 100GbE latency</li> </ul>                                   | Flexible network interfaces     4-lane 100GbE support     Server shelf clustering options                                                                            |  |
| SWITCH RESOURCES                                                                                                                                                                                                                   |                                                                                                                                                                      |  |
| <ul> <li>4 MB shared memory</li> <li>L2/L3/L4/OpenFlow forwarding</li> <li>32K 40-bit TCAM entries</li> <li>16K MAC and NextHop tables</li> <li>NSH Service Function Classifier and Forwarder</li> </ul>                           | Integrated TCAM     Policy enforcement     QoS support     Network address translation     Stateless load balancing to processors     DPDK acceleration enhancements |  |
| TUNNELING ENGINES                                                                                                                                                                                                                  |                                                                                                                                                                      |  |
| <ul> <li>56K exact match table</li> <li>Full tunnel endpoint encap/decap</li> <li>Support for NVGRE tunnels</li> <li>Support for Geneve tunnels</li> <li>Support for VXLAN_GPE tunnels</li> <li>Support for NSH tunnels</li> </ul> | High performance network virtualization     DPDK acceleration enhancements                                                                                           |  |
| DATA CENTER BRIDGING FEATURES                                                                                                                                                                                                      |                                                                                                                                                                      |  |
| <ul><li>Priority flow control</li><li>Enhanced transmission selection</li></ul>                                                                                                                                                    | Provides lossless operation     Converged storage traffic                                                                                                            |  |
| INTEGRATED ETHERNET CONTROLLERS                                                                                                                                                                                                    |                                                                                                                                                                      |  |
| Independent DMA RX and TX functions Priority Flow Control to/from fabric  1588 time stamping Descriptor pre-fetch IP/TCP/UDP checksum Receive side scaling (RSS) TCP segmentation offload (TSO/LSO) Header split                   | Full offload feature set Support for SR_IOV Stateless offload for NVO tunnels DPDK integration Standard Intel drivers                                                |  |

|                                 | FM10840                     | FM10420 |
|---------------------------------|-----------------------------|---------|
| Max PCle*<br>Data Ports         | Four 8-lane<br>Eight 4-lane |         |
| Max<br>SGMII/<br>10GbE<br>Ports | 36                          | 8       |
| Max<br>25GbE<br>Ports           | 24                          | 8       |
| Max<br>40GbE<br>Ports           | 9                           | 2       |
| Max<br>100GbE<br>Ports          | 6                           | 2       |

For more information on the Intel® Ethernet Multi-host Controller FM10000 Family with flexible 1, 2.5, 10, 25, 40, 100Gb Ethernet ports visit: www.intel.com/ethernet



INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL' PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FINTESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS OTHERWISE AGREED IN WRITING BY INTEL, THE INTEL PRODUCTS ARE NOT DESIGNED NOR INTENDED FOR ANY APPLICATION IN WHICH THE FAILURE OF THE INTEL PRODUCT COULD CREATE A SITUATION WHERE PERSONAL INJURY OR DEATH MAY OCCUR.

Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The information here is subject to change without notice. Do not finalize a design with this information.

The products described in this document may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an order number and are referenced in this document, or other Intel literature, may be obtained by calling 1-800-584-4725, or by visiting Intel's Web site at www.intel.com.

 $Copyright @\ 2016\ Intel\ Corporation.\ All\ rights\ reserved.\ Intel,\ the\ Intel\ logo,\ and\ Intel\ Xeon\ are\ trademarks\ of\ Intel\ Corporation\ in\ the\ U.S.\ and/or\ other\ countries.$